• Skip to main content
  • Skip to secondary menu
  • Skip to primary sidebar
  • Skip to footer

交大 307 實驗室

Mixed-Signal, Radio-Frequency, and Beyond

  • Home
  • About
    • 天下雜誌報導
    • 今周刊報導
    • Data Converter ICs
    • Power Management ICs
    • ESD Protection
    • Radio-Frequency VLSI
  • Faculty
    • 吳重雨
    • 吳介琮
    • 柯明道
    • 陳巍仁
    • 郭建男
    • 胡樹一
    • 王毓駒
    • 陳柏宏
  • Curriculum
  • Resources
  • Admission
    • Admission:Faculty

A 10-Bit 300-MS/s Pipelined ADC with Digital Calibration and Digital Bias Generation

2013/02/23 By admin

13-fang-pad

A 10-bit pipelined ADC was fabricated using a 65 nm CMOS technology. To reduce power consumption, switching opamps are used. These switching opamps are designed to have a short turn-on time. Digital background calibration is employed to correct the A/D conversion error caused by the low dc gain of the opamps. The biasing voltages in each opamp are automatically generated using digital circuits. This bias scheme can maintain the settling behavior of the opamp against process-voltage-temperature variations. At 300 MS/s sampling rate, the ADC consumes 26.6 mW from a 1 V supply. Its measured DNL and INL are +0.52/-0.4 LSB and +0.99/-1.65 LSB respectively. Its measured SNDR and SFDR are 55.4 dB and 67.2 dB respectively. The chip active area is 0.36 mm2.

Publication: B-N Fang and J-T Wu, “A 10-Bit 300-MS/s Pipelined ADC with Digital Calibration and Digital Bias Generation,” IEEE Journal of Solid-State Circuits, Vol. 48, No. 3, pp. 670-683, March 2013.

Filed Under: 研究成果 Tagged With: 吳介琮

Primary Sidebar

佈告分類

  • 研究成果
  • 公告
  • 新聞
  • 演講與短期課程
  • 會議資訊
  • 常用表單

Group

  • 吳重雨研究群
  • 吳介琮研究群
  • 柯明道研究群
  • 陳巍仁研究群
  • 郭建男研究群
  • 胡樹一研究群
  • 陳柏宏研究群

Meta

  • Log in
  • Entries feed
  • Comments feed
  • WordPress.org

Footer

交大307實驗室

新竹市交通大學
電子工程系所
工程四館

電話

助理: (03) 5712121 x54116
傳真: (03) 5715412
實驗室: (03) 5712121 x54215

學校單位

交通大學
電子工程系所

National Chiao-Tung University · Copyright © 2021 · Log in