• Skip to main content
  • Skip to secondary menu
  • Skip to primary sidebar
  • Skip to footer

交大 307 實驗室

Mixed-Signal, Radio-Frequency, and Beyond

  • Home
  • About
    • 天下雜誌報導
    • 今周刊報導
    • Data Converter ICs
    • Power Management ICs
    • ESD Protection
    • Radio-Frequency VLSI
  • Faculty
    • 吳重雨
    • 吳介琮
    • 柯明道
    • 陳巍仁
    • 郭建男
    • 胡樹一
    • 王毓駒
    • 陳柏宏
  • Curriculum
  • Resources
  • Admission
    • Admission:Faculty

Investigation on Unexpected Latchup Path between HV-LDMOS and LV-CMOS in a 0.25-μm 60-V/5-V BCD Technology

2018/01/17 By ctsai37

The latchup path which may potentially exist at the interface between high-voltage (HV) and low-voltage (LV) circuits in a HV bipolar-CMOS-DMOS (BCD) technology is investigated in this work. Owing to the multiple well structures used to realize the HV device in the BCD process, the expected latchup path in the test structure was hardly triggered. However, a parasitic silicon con-trolled rectifier (SCR) path featuring a very low holding voltage is found in the experiment silicon chip. Such a parasitic path is first reported in the literatures. It may influence the electrostatic discharge (ESD) robustness of CMOS IC products with the HV and LV circuits integrated together. Thus, the layout rules at HV and LV interface should be carefully defined to avoid the occurrence of unexpected parasitic path.

Publication: CT Dai, MD Ker, “Investigation on Unexpected Latchup Path between HV-LDMOS and LV-CMOS in a 0.25-μm 60-V/5-V BCD Technology,” IEEE Trans. Electron Devices, vol. 64, no. 8, pp. 3519–3523, Aug. 2017.

Filed Under: 研究成果

Primary Sidebar

佈告分類

  • 研究成果
  • 公告
  • 新聞
  • 演講與短期課程
  • 會議資訊
  • 常用表單

Group

  • 吳重雨研究群
  • 吳介琮研究群
  • 柯明道研究群
  • 陳巍仁研究群
  • 郭建男研究群
  • 胡樹一研究群
  • 陳柏宏研究群

Meta

  • Log in
  • Entries feed
  • Comments feed
  • WordPress.org

Footer

交大307實驗室

新竹市交通大學
電子工程系所
工程四館

電話

助理: (03) 5712121 x54116
傳真: (03) 5715412
實驗室: (03) 5712121 x54215

學校單位

交通大學
電子工程系所

National Chiao-Tung University · Copyright © 2021 · Log in